mirror of
https://github.com/RPCSX/rpcsx.git
synced 2025-12-06 07:12:14 +01:00
197 lines
3.6 KiB
C++
197 lines
3.6 KiB
C++
#pragma once
|
|
|
|
enum sca_opcode
|
|
{
|
|
RSX_SCA_OPCODE_NOP = 0x00,
|
|
RSX_SCA_OPCODE_MOV = 0x01,
|
|
RSX_SCA_OPCODE_RCP = 0x02,
|
|
RSX_SCA_OPCODE_RCC = 0x03,
|
|
RSX_SCA_OPCODE_RSQ = 0x04,
|
|
RSX_SCA_OPCODE_EXP = 0x05,
|
|
RSX_SCA_OPCODE_LOG = 0x06,
|
|
RSX_SCA_OPCODE_LIT = 0x07,
|
|
RSX_SCA_OPCODE_BRA = 0x08,
|
|
RSX_SCA_OPCODE_BRI = 0x09,
|
|
RSX_SCA_OPCODE_CAL = 0x0a,
|
|
RSX_SCA_OPCODE_CLI = 0x0b,
|
|
RSX_SCA_OPCODE_RET = 0x0c,
|
|
RSX_SCA_OPCODE_LG2 = 0x0d,
|
|
RSX_SCA_OPCODE_EX2 = 0x0e,
|
|
RSX_SCA_OPCODE_SIN = 0x0f,
|
|
RSX_SCA_OPCODE_COS = 0x10,
|
|
RSX_SCA_OPCODE_BRB = 0x11,
|
|
RSX_SCA_OPCODE_CLB = 0x12,
|
|
RSX_SCA_OPCODE_PSH = 0x13,
|
|
RSX_SCA_OPCODE_POP = 0x14
|
|
};
|
|
|
|
enum vec_opcode
|
|
{
|
|
RSX_VEC_OPCODE_NOP = 0x00,
|
|
RSX_VEC_OPCODE_MOV = 0x01,
|
|
RSX_VEC_OPCODE_MUL = 0x02,
|
|
RSX_VEC_OPCODE_ADD = 0x03,
|
|
RSX_VEC_OPCODE_MAD = 0x04,
|
|
RSX_VEC_OPCODE_DP3 = 0x05,
|
|
RSX_VEC_OPCODE_DPH = 0x06,
|
|
RSX_VEC_OPCODE_DP4 = 0x07,
|
|
RSX_VEC_OPCODE_DST = 0x08,
|
|
RSX_VEC_OPCODE_MIN = 0x09,
|
|
RSX_VEC_OPCODE_MAX = 0x0a,
|
|
RSX_VEC_OPCODE_SLT = 0x0b,
|
|
RSX_VEC_OPCODE_SGE = 0x0c,
|
|
RSX_VEC_OPCODE_ARL = 0x0d,
|
|
RSX_VEC_OPCODE_FRC = 0x0e,
|
|
RSX_VEC_OPCODE_FLR = 0x0f,
|
|
RSX_VEC_OPCODE_SEQ = 0x10,
|
|
RSX_VEC_OPCODE_SFL = 0x11,
|
|
RSX_VEC_OPCODE_SGT = 0x12,
|
|
RSX_VEC_OPCODE_SLE = 0x13,
|
|
RSX_VEC_OPCODE_SNE = 0x14,
|
|
RSX_VEC_OPCODE_STR = 0x15,
|
|
RSX_VEC_OPCODE_SSG = 0x16,
|
|
RSX_VEC_OPCODE_TXL = 0x19
|
|
};
|
|
|
|
static union D0
|
|
{
|
|
u32 HEX;
|
|
|
|
struct
|
|
{
|
|
u32 addr_swz : 2;
|
|
u32 mask_w : 2;
|
|
u32 mask_z : 2;
|
|
u32 mask_y : 2;
|
|
u32 mask_x : 2;
|
|
u32 cond : 3;
|
|
u32 cond_test_enable : 1;
|
|
u32 cond_update_enable_0 : 1;
|
|
u32 dst_tmp : 6;
|
|
u32 src0_abs : 1;
|
|
u32 src1_abs : 1;
|
|
u32 src2_abs : 1;
|
|
u32 addr_reg_sel_1 : 1;
|
|
u32 cond_reg_sel_1 : 1;
|
|
u32 staturate : 1;
|
|
u32 index_input : 1;
|
|
u32 : 1;
|
|
u32 cond_update_enable_1 : 1;
|
|
u32 vec_result : 1;
|
|
u32 : 1;
|
|
};
|
|
} d0;
|
|
|
|
static union D1
|
|
{
|
|
u32 HEX;
|
|
|
|
struct
|
|
{
|
|
u32 src0h : 8;
|
|
u32 input_src : 4;
|
|
u32 const_src : 10;
|
|
u32 vec_opcode : 5;
|
|
u32 sca_opcode : 5;
|
|
};
|
|
} d1;
|
|
|
|
static union D2
|
|
{
|
|
u32 HEX;
|
|
|
|
struct
|
|
{
|
|
u32 src2h : 6;
|
|
u32 src1 : 17;
|
|
u32 src0l : 9;
|
|
};
|
|
struct
|
|
{
|
|
u32 iaddrh : 6;
|
|
u32 : 26;
|
|
};
|
|
} d2;
|
|
|
|
static union D3
|
|
{
|
|
u32 HEX;
|
|
|
|
struct
|
|
{
|
|
u32 end : 1;
|
|
u32 index_const : 1;
|
|
u32 dst : 5;
|
|
u32 sca_dst_tmp : 6;
|
|
u32 vec_writemask_w : 1;
|
|
u32 vec_writemask_z : 1;
|
|
u32 vec_writemask_y : 1;
|
|
u32 vec_writemask_x : 1;
|
|
u32 sca_writemask_w : 1;
|
|
u32 sca_writemask_z : 1;
|
|
u32 sca_writemask_y : 1;
|
|
u32 sca_writemask_x : 1;
|
|
u32 src2l : 11;
|
|
};
|
|
struct
|
|
{
|
|
u32 : 29;
|
|
u32 iaddrl : 3;
|
|
};
|
|
} d3;
|
|
|
|
static union SRC
|
|
{
|
|
union
|
|
{
|
|
u32 HEX;
|
|
|
|
struct
|
|
{
|
|
u32 src0l : 9;
|
|
u32 src0h : 8;
|
|
};
|
|
|
|
struct
|
|
{
|
|
u32 src1 : 17;
|
|
};
|
|
|
|
struct
|
|
{
|
|
u32 src2l : 11;
|
|
u32 src2h : 6;
|
|
};
|
|
};
|
|
|
|
struct
|
|
{
|
|
u32 reg_type : 2;
|
|
u32 tmp_src : 6;
|
|
u32 swz_w : 2;
|
|
u32 swz_z : 2;
|
|
u32 swz_y : 2;
|
|
u32 swz_x : 2;
|
|
u32 neg : 1;
|
|
};
|
|
} src[3];
|
|
|
|
static const std::string rsx_vp_sca_op_names[] =
|
|
{
|
|
"NOP", "MOV", "RCP", "RCC", "RSQ", "EXP", "LOG",
|
|
"LIT", "BRA", "BRI", "CAL", "CLI", "RET", "LG2",
|
|
"EX2", "SIN", "COS", "BRB", "CLB", "PSH", "POP"
|
|
};
|
|
|
|
static const std::string rsx_vp_vec_op_names[] =
|
|
{
|
|
"NOP", "MOV", "MUL", "ADD", "MAD", "DP3", "DPH", "DP4",
|
|
"DST", "MIN", "MAX", "SLT", "SGE", "ARL", "FRC", "FLR",
|
|
"SEQ", "SFL", "SGT", "SLE", "SNE", "STR", "SSG", "NULL", "NULL", "TXL"
|
|
};
|
|
|
|
struct RSXVertexProgram
|
|
{
|
|
std::vector<u32> data;
|
|
};
|