2013-07-12 14:42:17 +02:00
|
|
|
#include "stdafx.h"
|
2014-06-02 19:27:24 +02:00
|
|
|
#include "Emu/Memory/Memory.h"
|
2015-01-08 23:17:26 +01:00
|
|
|
#include "Emu/System.h"
|
|
|
|
|
#include "Emu/SysCalls/Callback.h"
|
2014-06-02 19:27:24 +02:00
|
|
|
|
2013-07-12 14:42:17 +02:00
|
|
|
#include "Emu/Cell/RawSPUThread.h"
|
|
|
|
|
|
2015-08-26 04:54:06 +02:00
|
|
|
// Originally, SPU MFC registers are accessed externally in a concurrent manner (don't mix with channels, SPU MFC channels are isolated)
|
2015-03-02 03:10:41 +01:00
|
|
|
thread_local spu_mfc_arg_t raw_spu_mfc[8] = {};
|
|
|
|
|
|
2015-07-01 00:25:52 +02:00
|
|
|
RawSPUThread::RawSPUThread(const std::string& name, u32 index)
|
2015-11-26 09:06:29 +01:00
|
|
|
: SPUThread(CPU_THREAD_RAW_SPU, name, index, RAW_SPU_BASE_ADDR + RAW_SPU_OFFSET * index)
|
2013-07-12 14:42:17 +02:00
|
|
|
{
|
2015-11-26 09:06:29 +01:00
|
|
|
CHECK_ASSERTION(vm::falloc(offset, 0x40000) == offset);
|
2013-11-03 20:23:16 +01:00
|
|
|
}
|
|
|
|
|
|
2015-07-19 13:36:32 +02:00
|
|
|
bool RawSPUThread::read_reg(const u32 addr, u32& value)
|
2013-11-03 20:23:16 +01:00
|
|
|
{
|
2015-03-04 22:51:14 +01:00
|
|
|
const u32 offset = addr - RAW_SPU_BASE_ADDR - index * RAW_SPU_OFFSET - RAW_SPU_PROB_OFFSET;
|
2014-07-10 02:13:04 +02:00
|
|
|
|
2014-07-16 18:10:18 +02:00
|
|
|
switch (offset)
|
2014-07-10 02:13:04 +02:00
|
|
|
{
|
|
|
|
|
case MFC_CMDStatus_offs:
|
|
|
|
|
{
|
2015-03-04 22:51:14 +01:00
|
|
|
value = MFC_PPU_DMA_CMD_ENQUEUE_SUCCESSFUL;
|
2015-03-02 03:10:41 +01:00
|
|
|
return true;
|
2014-07-10 02:13:04 +02:00
|
|
|
}
|
|
|
|
|
|
2014-04-04 15:25:38 +02:00
|
|
|
case MFC_QStatus_offs:
|
2014-07-10 02:13:04 +02:00
|
|
|
{
|
2015-03-04 22:51:14 +01:00
|
|
|
value = MFC_PROXY_COMMAND_QUEUE_EMPTY_FLAG | MFC_PPU_MAX_QUEUE_SPACE;
|
2015-03-02 03:10:41 +01:00
|
|
|
return true;
|
2014-07-10 02:13:04 +02:00
|
|
|
}
|
|
|
|
|
|
2014-04-04 15:25:38 +02:00
|
|
|
case SPU_Out_MBox_offs:
|
2014-07-10 02:13:04 +02:00
|
|
|
{
|
2015-08-26 04:54:06 +02:00
|
|
|
value = ch_out_mbox.pop();
|
2015-07-17 18:27:12 +02:00
|
|
|
|
2015-08-26 04:54:06 +02:00
|
|
|
if (ch_out_mbox.notification_required)
|
2015-07-17 18:27:12 +02:00
|
|
|
{
|
2015-08-26 04:54:06 +02:00
|
|
|
// lock for reliable notification
|
2015-07-17 18:27:12 +02:00
|
|
|
std::lock_guard<std::mutex> lock(mutex);
|
|
|
|
|
|
|
|
|
|
cv.notify_one();
|
|
|
|
|
}
|
|
|
|
|
|
2015-03-02 03:10:41 +01:00
|
|
|
return true;
|
2014-07-10 02:13:04 +02:00
|
|
|
}
|
|
|
|
|
|
|
|
|
|
case SPU_MBox_Status_offs:
|
|
|
|
|
{
|
2015-03-05 14:18:06 +01:00
|
|
|
value = (ch_out_mbox.get_count() & 0xff) | ((4 - ch_in_mbox.get_count()) << 8 & 0xff00) | (ch_out_intr_mbox.get_count() << 16 & 0xff0000);
|
2015-03-02 03:10:41 +01:00
|
|
|
return true;
|
2014-07-10 02:13:04 +02:00
|
|
|
}
|
|
|
|
|
|
2014-06-23 03:03:16 +02:00
|
|
|
case SPU_Status_offs:
|
2014-07-10 02:13:04 +02:00
|
|
|
{
|
2015-09-18 00:41:14 +02:00
|
|
|
value = status;
|
2015-03-02 03:10:41 +01:00
|
|
|
return true;
|
2014-07-10 02:13:04 +02:00
|
|
|
}
|
2013-11-03 20:23:16 +01:00
|
|
|
}
|
|
|
|
|
|
2015-03-04 22:51:14 +01:00
|
|
|
LOG_ERROR(Log::SPU, "RawSPUThread[%d]: Read32(0x%x): unknown/illegal offset (0x%x)", index, addr, offset);
|
2015-03-02 03:10:41 +01:00
|
|
|
return false;
|
2013-11-03 20:23:16 +01:00
|
|
|
}
|
|
|
|
|
|
2015-07-19 13:36:32 +02:00
|
|
|
bool RawSPUThread::write_reg(const u32 addr, const u32 value)
|
2013-11-03 20:23:16 +01:00
|
|
|
{
|
2015-07-19 13:36:32 +02:00
|
|
|
auto try_start = [this]()
|
|
|
|
|
{
|
|
|
|
|
if (status.atomic_op([](u32& status) -> bool
|
|
|
|
|
{
|
|
|
|
|
if (status & SPU_STATUS_RUNNING)
|
|
|
|
|
{
|
|
|
|
|
return false;
|
|
|
|
|
}
|
|
|
|
|
else
|
|
|
|
|
{
|
|
|
|
|
status = SPU_STATUS_RUNNING;
|
|
|
|
|
return true;
|
|
|
|
|
}
|
|
|
|
|
}))
|
|
|
|
|
{
|
|
|
|
|
exec();
|
|
|
|
|
}
|
|
|
|
|
};
|
|
|
|
|
|
2015-03-04 22:51:14 +01:00
|
|
|
const u32 offset = addr - RAW_SPU_BASE_ADDR - index * RAW_SPU_OFFSET - RAW_SPU_PROB_OFFSET;
|
2013-11-03 20:23:16 +01:00
|
|
|
|
2014-07-16 18:10:18 +02:00
|
|
|
switch (offset)
|
2013-11-03 20:23:16 +01:00
|
|
|
{
|
2014-07-10 02:13:04 +02:00
|
|
|
case MFC_LSA_offs:
|
|
|
|
|
{
|
2015-03-02 03:10:41 +01:00
|
|
|
if (value >= 0x40000)
|
|
|
|
|
{
|
|
|
|
|
break;
|
|
|
|
|
}
|
|
|
|
|
|
2015-03-04 22:51:14 +01:00
|
|
|
raw_spu_mfc[index].lsa = value;
|
2015-03-02 03:10:41 +01:00
|
|
|
return true;
|
2014-07-10 02:13:04 +02:00
|
|
|
}
|
|
|
|
|
|
|
|
|
|
case MFC_EAH_offs:
|
|
|
|
|
{
|
2015-03-04 22:51:14 +01:00
|
|
|
raw_spu_mfc[index].eah = value;
|
2015-03-02 03:10:41 +01:00
|
|
|
return true;
|
2014-07-10 02:13:04 +02:00
|
|
|
}
|
|
|
|
|
|
|
|
|
|
case MFC_EAL_offs:
|
|
|
|
|
{
|
2015-03-04 22:51:14 +01:00
|
|
|
raw_spu_mfc[index].eal = value;
|
2015-03-02 03:10:41 +01:00
|
|
|
return true;
|
2014-07-10 02:13:04 +02:00
|
|
|
}
|
|
|
|
|
|
|
|
|
|
case MFC_Size_Tag_offs:
|
|
|
|
|
{
|
2015-03-02 03:10:41 +01:00
|
|
|
if (value >> 16 > 16 * 1024 || (u16)value >= 32)
|
|
|
|
|
{
|
|
|
|
|
break;
|
|
|
|
|
}
|
|
|
|
|
|
2015-03-04 22:51:14 +01:00
|
|
|
raw_spu_mfc[index].size_tag = value;
|
2015-03-02 03:10:41 +01:00
|
|
|
return true;
|
2014-07-10 02:13:04 +02:00
|
|
|
}
|
|
|
|
|
|
2015-03-02 03:10:41 +01:00
|
|
|
case MFC_Class_CMD_offs:
|
2014-07-10 02:13:04 +02:00
|
|
|
{
|
2015-03-04 22:51:14 +01:00
|
|
|
do_dma_transfer(value & ~MFC_START_MASK, raw_spu_mfc[index]);
|
|
|
|
|
raw_spu_mfc[index] = {}; // clear non-persistent data
|
2015-03-02 03:10:41 +01:00
|
|
|
|
|
|
|
|
if (value & MFC_START_MASK)
|
|
|
|
|
{
|
2015-07-19 13:36:32 +02:00
|
|
|
try_start();
|
2015-03-02 03:10:41 +01:00
|
|
|
}
|
|
|
|
|
|
|
|
|
|
return true;
|
2014-07-10 02:13:04 +02:00
|
|
|
}
|
|
|
|
|
|
2013-11-03 20:23:16 +01:00
|
|
|
case Prxy_QueryType_offs:
|
|
|
|
|
{
|
2015-03-02 03:10:41 +01:00
|
|
|
// 0 - no query requested; cancel previous request
|
|
|
|
|
// 1 - set (interrupt) status upon completion of any enabled tag groups
|
|
|
|
|
// 2 - set (interrupt) status upon completion of all enabled tag groups
|
2013-11-03 20:23:16 +01:00
|
|
|
|
2015-03-02 03:10:41 +01:00
|
|
|
if (value > 2)
|
2014-07-16 18:10:18 +02:00
|
|
|
{
|
2015-03-02 03:10:41 +01:00
|
|
|
break;
|
2014-07-16 18:10:18 +02:00
|
|
|
}
|
2015-03-02 03:10:41 +01:00
|
|
|
|
|
|
|
|
if (value)
|
|
|
|
|
{
|
2015-07-12 23:02:02 +02:00
|
|
|
int_ctrl[2].set(SPU_INT2_STAT_DMA_TAG_GROUP_COMPLETION_INT); // TODO
|
2013-11-03 20:23:16 +01:00
|
|
|
}
|
|
|
|
|
|
2015-03-02 03:10:41 +01:00
|
|
|
return true;
|
2014-07-10 02:13:04 +02:00
|
|
|
}
|
|
|
|
|
|
|
|
|
|
case Prxy_QueryMask_offs:
|
|
|
|
|
{
|
2015-03-02 03:10:41 +01:00
|
|
|
return true;
|
2014-07-10 02:13:04 +02:00
|
|
|
}
|
|
|
|
|
|
2014-04-04 15:25:38 +02:00
|
|
|
case SPU_In_MBox_offs:
|
2014-07-10 02:13:04 +02:00
|
|
|
{
|
2015-07-17 18:27:12 +02:00
|
|
|
if (ch_in_mbox.push(value))
|
|
|
|
|
{
|
2015-08-26 04:54:06 +02:00
|
|
|
// lock for reliable notification
|
2015-07-17 18:27:12 +02:00
|
|
|
std::lock_guard<std::mutex> lock(mutex);
|
|
|
|
|
|
|
|
|
|
cv.notify_one();
|
|
|
|
|
}
|
|
|
|
|
|
2015-03-02 03:10:41 +01:00
|
|
|
return true;
|
2014-07-10 02:13:04 +02:00
|
|
|
}
|
|
|
|
|
|
2014-07-07 19:22:36 +02:00
|
|
|
case SPU_RunCntl_offs:
|
|
|
|
|
{
|
2015-03-02 03:10:41 +01:00
|
|
|
if (value == SPU_RUNCNTL_RUN_REQUEST)
|
2014-07-07 19:22:36 +02:00
|
|
|
{
|
2015-07-19 13:36:32 +02:00
|
|
|
try_start();
|
2014-07-07 19:22:36 +02:00
|
|
|
}
|
2015-03-02 03:10:41 +01:00
|
|
|
else if (value == SPU_RUNCNTL_STOP_REQUEST)
|
2014-07-07 19:22:36 +02:00
|
|
|
{
|
2015-03-02 03:10:41 +01:00
|
|
|
status &= ~SPU_STATUS_RUNNING;
|
2015-07-19 13:36:32 +02:00
|
|
|
stop();
|
2014-07-07 19:22:36 +02:00
|
|
|
}
|
|
|
|
|
else
|
|
|
|
|
{
|
2015-03-02 03:10:41 +01:00
|
|
|
break;
|
2014-07-07 19:22:36 +02:00
|
|
|
}
|
2015-03-02 03:10:41 +01:00
|
|
|
|
2015-09-18 00:41:14 +02:00
|
|
|
run_ctrl = value;
|
2015-03-02 03:10:41 +01:00
|
|
|
return true;
|
2014-07-07 19:22:36 +02:00
|
|
|
}
|
2014-07-10 02:13:04 +02:00
|
|
|
|
|
|
|
|
case SPU_NPC_offs:
|
|
|
|
|
{
|
2015-03-04 22:51:14 +01:00
|
|
|
if ((value & 2) || value >= 0x40000)
|
2014-08-30 19:51:00 +02:00
|
|
|
{
|
2015-03-02 03:10:41 +01:00
|
|
|
break;
|
2014-08-30 19:51:00 +02:00
|
|
|
}
|
2015-03-02 03:10:41 +01:00
|
|
|
|
2015-09-18 00:41:14 +02:00
|
|
|
npc = value;
|
2015-03-02 03:10:41 +01:00
|
|
|
return true;
|
2014-07-10 02:13:04 +02:00
|
|
|
}
|
|
|
|
|
|
|
|
|
|
case SPU_RdSigNotify1_offs:
|
|
|
|
|
{
|
2015-07-17 18:27:12 +02:00
|
|
|
push_snr(0, value);
|
2015-03-02 03:10:41 +01:00
|
|
|
return true;
|
2014-07-10 02:13:04 +02:00
|
|
|
}
|
|
|
|
|
|
|
|
|
|
case SPU_RdSigNotify2_offs:
|
|
|
|
|
{
|
2015-07-17 18:27:12 +02:00
|
|
|
push_snr(1, value);
|
2015-03-02 03:10:41 +01:00
|
|
|
return true;
|
2014-07-10 02:13:04 +02:00
|
|
|
}
|
2013-11-03 20:23:16 +01:00
|
|
|
}
|
|
|
|
|
|
2015-03-04 22:51:14 +01:00
|
|
|
LOG_ERROR(SPU, "RawSPUThread[%d]: Write32(0x%x, value=0x%x): unknown/illegal offset (0x%x)", index, addr, value, offset);
|
2015-03-02 03:10:41 +01:00
|
|
|
return false;
|
2013-11-03 20:23:16 +01:00
|
|
|
}
|
|
|
|
|
|
2015-11-26 09:06:29 +01:00
|
|
|
void RawSPUThread::cpu_task()
|
2013-07-12 14:42:17 +02:00
|
|
|
{
|
2015-07-16 13:32:19 +02:00
|
|
|
// get next PC and SPU Interrupt status
|
2015-08-26 04:54:06 +02:00
|
|
|
pc = npc.exchange(0);
|
2015-07-16 13:32:19 +02:00
|
|
|
|
2015-08-26 04:54:06 +02:00
|
|
|
set_interrupt_status((pc & 1) != 0);
|
2015-07-16 13:32:19 +02:00
|
|
|
|
2015-08-26 04:54:06 +02:00
|
|
|
pc &= 0x3fffc;
|
2013-07-12 14:42:17 +02:00
|
|
|
|
2015-11-26 09:06:29 +01:00
|
|
|
SPUThread::cpu_task();
|
2013-07-12 14:42:17 +02:00
|
|
|
|
2015-07-16 13:32:19 +02:00
|
|
|
// save next PC and current SPU Interrupt status
|
2015-09-18 00:41:14 +02:00
|
|
|
npc = pc | ((ch_event_stat & SPU_EVENT_INTR_ENABLED) != 0);
|
2013-11-03 20:23:16 +01:00
|
|
|
}
|