mirror of
https://github.com/g4klx/DMRGateway.git
synced 2025-12-06 05:32:01 +01:00
181 lines
5 KiB
C++
181 lines
5 KiB
C++
/*
|
|
* Copyright (C) 2017,2020,2025 by Jonathan Naylor G4KLX
|
|
*
|
|
* This program is free software; you can redistribute it and/or modify
|
|
* it under the terms of the GNU General Public License as published by
|
|
* the Free Software Foundation; either version 2 of the License, or
|
|
* (at your option) any later version.
|
|
*
|
|
* This program is distributed in the hope that it will be useful,
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
* GNU General Public License for more details.
|
|
*
|
|
* You should have received a copy of the GNU General Public License
|
|
* along with this program; if not, write to the Free Software
|
|
* Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
|
|
*/
|
|
|
|
#include "RewriteDynTGRF.h"
|
|
|
|
#include "DMRDefines.h"
|
|
#include "Log.h"
|
|
|
|
#include <cstdio>
|
|
#include <cassert>
|
|
#include <algorithm>
|
|
|
|
CRewriteDynTGRF::CRewriteDynTGRF(const std::string& name, unsigned int slot, unsigned int fromTG, unsigned int toTG, unsigned int discPC, unsigned int statusPC, unsigned int range, const std::vector<unsigned int>& exclTGs, CRewriteDynTGNet* rewriteNet, CDynVoice* voice) :
|
|
CRewrite(),
|
|
m_name(name),
|
|
m_slot(slot),
|
|
m_fromTGStart(fromTG),
|
|
m_fromTGEnd(fromTG + range - 1U),
|
|
m_toTG(toTG),
|
|
m_discPC(discPC),
|
|
m_statusPC(statusPC),
|
|
m_exclTGs(exclTGs),
|
|
m_rewriteNet(rewriteNet),
|
|
m_voice(voice),
|
|
m_currentTG(0U)
|
|
{
|
|
assert(slot == 1U || slot == 2U);
|
|
assert(rewriteNet != nullptr);
|
|
}
|
|
|
|
CRewriteDynTGRF::~CRewriteDynTGRF()
|
|
{
|
|
}
|
|
|
|
PROCESS_RESULT CRewriteDynTGRF::process(CDMRData& data, bool trace)
|
|
{
|
|
FLCO flco = data.getFLCO();
|
|
unsigned int dstId = data.getDstId();
|
|
unsigned int slotNo = data.getSlotNo();
|
|
unsigned char type = data.getDataType();
|
|
|
|
if (flco == FLCO::GROUP && slotNo == m_slot && dstId == m_toTG) {
|
|
if (trace)
|
|
LogDebug("Rule Trace,\tRewriteDynTGRF from %s Slot=%u Dst=TG%u: matched", m_name.c_str(), m_slot, m_toTG);
|
|
|
|
if (m_currentTG != 0U) {
|
|
data.setDstId(m_currentTG);
|
|
|
|
processMessage(data);
|
|
|
|
return PROCESS_RESULT::MATCHED;
|
|
} else {
|
|
return PROCESS_RESULT::IGNORED;
|
|
}
|
|
}
|
|
|
|
if (slotNo == m_slot && dstId == m_discPC) {
|
|
if (trace)
|
|
LogDebug("Rule Trace,\tRewriteDynTGRF from %s Slot=%u Dst=%u: matched", m_name.c_str(), m_slot, m_discPC);
|
|
|
|
if (m_currentTG != 0U) {
|
|
data.setFLCO(FLCO::GROUP);
|
|
|
|
processMessage(data);
|
|
|
|
if (type == DT_TERMINATOR_WITH_LC) {
|
|
m_rewriteNet->setCurrentTG(0U);
|
|
m_currentTG = 0U;
|
|
if (m_voice != nullptr)
|
|
m_voice->unlinked();
|
|
}
|
|
|
|
return PROCESS_RESULT::MATCHED;
|
|
} else {
|
|
return PROCESS_RESULT::IGNORED;
|
|
}
|
|
}
|
|
|
|
if (slotNo == m_slot && dstId == m_statusPC) {
|
|
if (trace)
|
|
LogDebug("Rule Trace,\tRewriteDynTGRF from %s Slot=%u Dst=%u: matched", m_name.c_str(), m_slot, m_statusPC);
|
|
|
|
if (type == DT_TERMINATOR_WITH_LC && m_voice != nullptr) {
|
|
if (m_currentTG == 0U)
|
|
m_voice->unlinked();
|
|
else
|
|
m_voice->linkedTo(m_currentTG);
|
|
}
|
|
|
|
return PROCESS_RESULT::IGNORED;
|
|
}
|
|
|
|
if (slotNo == m_slot && std::find(m_exclTGs.cbegin(), m_exclTGs.cend(), dstId) != m_exclTGs.cend()) {
|
|
if (trace)
|
|
LogDebug("Rule Trace,\tRewriteDynTGRF from %s Slot=%u Dst=%u: not matched", m_name.c_str(), m_slot, dstId);
|
|
|
|
return PROCESS_RESULT::UNMATCHED;
|
|
}
|
|
|
|
if (slotNo == m_slot && dstId >= m_fromTGStart && dstId <= m_fromTGEnd) {
|
|
if (trace) {
|
|
if (m_fromTGStart == m_fromTGEnd)
|
|
LogDebug("Rule Trace,\tRewriteDynTGRF from %s Slot=%u Dst=%u: matched", m_name.c_str(), m_slot, m_fromTGStart);
|
|
else
|
|
LogDebug("Rule Trace,\tRewriteDynTGRF from %s Slot=%u Dst=%u-%u: matched", m_name.c_str(), m_slot, m_fromTGStart, m_fromTGEnd);
|
|
}
|
|
|
|
data.setFLCO(FLCO::GROUP);
|
|
|
|
processMessage(data);
|
|
|
|
if (type == DT_TERMINATOR_WITH_LC) {
|
|
m_rewriteNet->setCurrentTG(dstId);
|
|
m_currentTG = dstId;
|
|
if (m_voice != nullptr)
|
|
m_voice->linkedTo(dstId);
|
|
}
|
|
|
|
return PROCESS_RESULT::MATCHED;
|
|
}
|
|
|
|
if (trace) {
|
|
if (m_fromTGStart == m_fromTGEnd)
|
|
LogDebug("Rule Trace,\tRewriteDynTGRF from %s Slot=%u Dst=%u or Dst=TG%u or Dst=%u or Dst=%u: not matched", m_name.c_str(), m_slot, m_fromTGStart, m_toTG, m_discPC, m_statusPC);
|
|
else
|
|
LogDebug("Rule Trace,\tRewriteDynTGRF from %s Slot=%u Dst=%u-%u or Dst=TG%u or Dst=%u or Dst=%u: not matched", m_name.c_str(), m_slot, m_fromTGStart, m_fromTGEnd, m_toTG, m_discPC, m_statusPC);
|
|
}
|
|
|
|
return PROCESS_RESULT::UNMATCHED;
|
|
}
|
|
|
|
void CRewriteDynTGRF::tgChange(unsigned int slot, unsigned int tg)
|
|
{
|
|
if (slot == m_slot && tg == m_discPC) {
|
|
if (m_currentTG != 0U) {
|
|
m_currentTG = 0U;
|
|
m_rewriteNet->setCurrentTG(0U);
|
|
if (m_voice != nullptr)
|
|
m_voice->unlinked();
|
|
}
|
|
return;
|
|
}
|
|
|
|
if (slot == m_slot && tg == m_statusPC)
|
|
return;
|
|
|
|
if (slot == m_slot && std::find(m_exclTGs.cbegin(), m_exclTGs.cend(), tg) != m_exclTGs.cend())
|
|
return;
|
|
|
|
if (slot == m_slot && tg >= m_fromTGStart && tg <= m_fromTGEnd) {
|
|
if (m_currentTG != tg) {
|
|
m_currentTG = tg;
|
|
m_rewriteNet->setCurrentTG(tg);
|
|
if (m_voice != nullptr)
|
|
m_voice->linkedTo(tg);
|
|
}
|
|
return;
|
|
}
|
|
}
|
|
|
|
void CRewriteDynTGRF::stopVoice(unsigned int slot)
|
|
{
|
|
if (slot == m_slot && m_voice != nullptr)
|
|
m_voice->abort();
|
|
}
|